Invention Grant
- Patent Title: Semiconductor device having elevated source and drain
- Patent Title (中): 具有升高的源极和漏极的半导体器件
-
Application No.: US13117864Application Date: 2011-05-27
-
Publication No.: US08759844B2Publication Date: 2014-06-24
- Inventor: Shinya Iwasa
- Applicant: Shinya Iwasa
- Agency: Sughrue Mion, PLLC
- Priority: JP2010-125111 20100531
- Main IPC: H01L21/336
- IPC: H01L21/336

Abstract:
Semiconductor layers on active areas for transistors in a memory cell region (region A) and a peripheral circuit region (region B) are simultaneously epitaxially grown in the same thickness in which the adjacent semiconductor layers in region A do not come into contact with each other. Only semiconductor layer (10) in region B is also grown from the surface of a substrate which is exposed when only the surface of STI (2) in region B is drawn back, so that a facet (F) of the semiconductor layer 10 is formed outside the active area, followed by ion-implantation to form a high density diffusion layer (11) in region B. Accordingly, short circuit between semiconductor layers on source/drain electrodes of transistors in region A is prevented, and uniformity of the junction depth of the layer (11) of the source/drain electrodes including an ESD region in a transistor of region B is obtained, thereby restricting the short channel effect.
Public/Granted literature
- US20110291168A1 SEMICONDUCTOR DEVICE HAVING ESD STRUCTURE Public/Granted day:2011-12-01
Information query
IPC分类: