Invention Grant
US08760906B2 Techniques for reducing disturbance in a semiconductor memory device
有权
用于减少半导体存储器件中的干扰的技术
- Patent Title: Techniques for reducing disturbance in a semiconductor memory device
- Patent Title (中): 用于减少半导体存储器件中的干扰的技术
-
Application No.: US14069730Application Date: 2013-11-01
-
Publication No.: US08760906B2Publication Date: 2014-06-24
- Inventor: Jungtae Kwon , David Kim , Sunil Bhardwaj
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Wilmer Cutler Pickering Hale and Dorr LLP
- Main IPC: G11C7/00
- IPC: G11C7/00 ; G11C7/18 ; G11C11/4091 ; G11C7/06 ; G11C11/406 ; G11C7/08 ; G11C11/4097 ; G11C16/34 ; G11C16/32 ; G11C7/02

Abstract:
Techniques for reducing disturbance in a semiconductor memory device are disclosed. In one particular exemplary embodiment, the techniques may be realized as a semiconductor memory device having reduced disturbance. The semiconductor memory device may comprise a plurality of memory cells arranged in arrays of rows and columns. The semiconductor memory device may also comprise a plurality of data sense amplifiers, coupled to the plurality of memory cells, configured to perform one or more operations during an operation/access cycle, wherein the operation/access cycle may comprise an operation segment and a disturbance recovery segment.
Public/Granted literature
- US20140056090A1 TECHNIQUES FOR REDUCING DISTURBANCE IN A SEMICONDUCTOR MEMORY DEVICE Public/Granted day:2014-02-27
Information query