Invention Grant
US08772839B2 Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with four inside positioned gate contacts having offset and aligned relationships and electrical connection of transistor gates through linear interconnect conductors in single interconnect layer
有权
集成电路包括交叉耦合晶体管,其具有形成在栅极级特征布局通道内的栅电极,其中四个内部定位的栅极触点具有偏移和对准关系,并且通过单互连层中的线性互连导体电连接晶体管栅极
- Patent Title: Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with four inside positioned gate contacts having offset and aligned relationships and electrical connection of transistor gates through linear interconnect conductors in single interconnect layer
- Patent Title (中): 集成电路包括交叉耦合晶体管,其具有形成在栅极级特征布局通道内的栅电极,其中四个内部定位的栅极触点具有偏移和对准关系,并且通过单互连层中的线性互连导体电连接晶体管栅极
-
Application No.: US12753793Application Date: 2010-04-02
-
Publication No.: US08772839B2Publication Date: 2014-07-08
- Inventor: Scott T. Becker , Jim Mali , Carole Lambert
- Applicant: Scott T. Becker , Jim Mali , Carole Lambert
- Applicant Address: US CA Los Gatos
- Assignee: Tela Innovations, Inc.
- Current Assignee: Tela Innovations, Inc.
- Current Assignee Address: US CA Los Gatos
- Agency: Martine Penilla Group, LLP
- Main IPC: H01L27/10
- IPC: H01L27/10 ; H01L27/02 ; H01L27/088 ; H01L27/092

Abstract:
A semiconductor device includes first and second p-type diffusion regions, and first and second n-type diffusion regions that are each electrically connected to a common node. A gate electrode level region is formed in accordance with a virtual grate defined by virtual lines that extend in only a first parallel direction, such that an equal perpendicular spacing exists between adjacent ones of the virtual lines. Each of a number of conductive features within the gate electrode level region is fabricated from a respective originating rectangular-shaped layout feature having a centerline aligned with a virtual line of the virtual grate. The conductive features form gate electrodes of first and second PMOS transistor devices, and first and second NMOS transistor devices. The gate electrodes of the first PMOS and second NMOS transistor devices are electrically connected, and the gate electrodes of the second PMOS and first NMOS transistor devices are electrically connected.
Public/Granted literature
- US20100187621A1 Linear Gate Level Cross-Coupled Transistor Device with Constant Gate Electrode Pitch Public/Granted day:2010-07-29
Information query
IPC分类: