Invention Grant
- Patent Title: Stiffened semiconductor die package
- Patent Title (中): 加固半导体芯片封装
-
Application No.: US13857131Application Date: 2013-04-04
-
Publication No.: US08772913B1Publication Date: 2014-07-08
- Inventor: Kesvakumar V. C. Muniandy , Navas Khan Oratti Kalandar
- Applicant: Kesvakumar V. C. Muniandy , Navas Khan Oratti Kalandar
- Applicant Address: US TX Austin
- Assignee: Freescale Semiconductor, Inc.
- Current Assignee: Freescale Semiconductor, Inc.
- Current Assignee Address: US TX Austin
- Agent Charles Bergere
- Main IPC: H01L23/495
- IPC: H01L23/495

Abstract:
A stiffened semiconductor die package has a semiconductor die including an integrated circuit. The die has an active side with die bonding pads and an opposite inactive side. A conductive frame that acts as a ground plane surrounds all edges of the die and a mold compound covers the conductive frame and the edges of the die. A thermally conductive sheet is attached to the inactive side of the die. A dielectric support structure with external connector pads with solder deposits is attached to the active side of the die. The external connector pads are selectively electrically coupled to the die bonding pads.
Information query
IPC分类: