Invention Grant
US08774336B2 Low-power highly-accurate passive multiphase clock generation scheme by using polyphase filters 有权
低功耗高精度无源多相时钟生成方案采用多相滤波器

Low-power highly-accurate passive multiphase clock generation scheme by using polyphase filters
Abstract:
Exemplary embodiments of the present invention relate to a low-power highly-accurate passive multiphase clock generation scheme by using polyphase filters. An exemplary embodiment of the present invention may be low power phase-rotator-based 25 GB/s CDR architecture in case that half-rate reference clock is provided. It may be suitable for multi-lane scheme and incorporate phase interpolator with improved phase accuracy to make Nyquist-sampling clock phase. To improve the phase accuracy, poly phase filter may be used for converting 4-phase to 8-phase and interpolate adjacent 45 degree different phases. The linearity of phase rotator may be improved by proposed harmonic rejection poly phase filter (HRPPF) using the characteristic of notch filter response.
Information query
Patent Agency Ranking
0/0