Invention Grant
US08774337B2 Phase control block for managing multiple clock domains in systems with frequency offsets
有权
用于在具有频率偏移的系统中管理多个时钟域的相位控制块
- Patent Title: Phase control block for managing multiple clock domains in systems with frequency offsets
- Patent Title (中): 用于在具有频率偏移的系统中管理多个时钟域的相位控制块
-
Application No.: US13710404Application Date: 2012-12-10
-
Publication No.: US08774337B2Publication Date: 2014-07-08
- Inventor: Hae-Chang Lee , Jared LeVan Zerbe , Carl William Werner
- Applicant: Hae-Chang Lee , Jared LeVan Zerbe , Carl William Werner
- Applicant Address: US CA Sunnyvale
- Assignee: Rambus Inc.
- Current Assignee: Rambus Inc.
- Current Assignee Address: US CA Sunnyvale
- Agency: Morgan, Lewis & Bockius LLP
- Main IPC: H04L7/02
- IPC: H04L7/02

Abstract:
A circuit for performing clock recovery according to a received digital signal 30. The circuit includes at least an edge sampler 105 and a data sampler 145 for sampling the digital signal, and a clock signal supply circuit. The clock signal supply circuit provides edge clock 25 and data clock 20 signals offset in phase from one another to the respective clock inputs of the edge sampler 105 and the data sampler 145. The clock signal supply circuit is operable to selectively vary a phase offset between the edge and data clock signals.
Public/Granted literature
- US20130195234A1 Phase Control Block for Managing Multiple Clock Domains in Systems with Frequency Offsets Public/Granted day:2013-08-01
Information query