Invention Grant
US08797076B2 Duty ratio correction circuit, double-edged device, and method of correcting duty ratio
有权
占空比校正电路,双刃装置和校正占空比的方法
- Patent Title: Duty ratio correction circuit, double-edged device, and method of correcting duty ratio
- Patent Title (中): 占空比校正电路,双刃装置和校正占空比的方法
-
Application No.: US13907388Application Date: 2013-05-31
-
Publication No.: US08797076B2Publication Date: 2014-08-05
- Inventor: Masaya Kibune
- Applicant: Fujitsu Limited
- Applicant Address: JP Kawasaki
- Assignee: Fujitsu Limited
- Current Assignee: Fujitsu Limited
- Current Assignee Address: JP Kawasaki
- Agency: Arent Fox LLP
- Priority: JP2012-130254 20120607
- Main IPC: H03K3/017
- IPC: H03K3/017

Abstract:
A duty ratio correction circuit, includes: a frequency divider configured to output a second clock signal having a first level that is inverted at a timing of a first edge of a first clock signal and a third clock signal having a second level that is inverted at a timing of a second edge of the first clock signal; phase interpolator configured to generate a fourth clock signal and a fifth clock signal based on phase interpolation of any two of the second clock signal, the third clock signal, a first inverted signal that is obtained by inverting the second clock signal, or a second inverted signal that is obtained by inverting the third clock signal; and a multiplier configured to output an exclusive OR signal of the fourth clock signal and the fifth clock signal as a sixth clock signal.
Public/Granted literature
- US20130328602A1 DUTY RATIO CORRECTION CIRCUIT, DOUBLE-EDGED DEVICE, AND METHOD OF CORRECTING DUTY RATIO Public/Granted day:2013-12-12
Information query
IPC分类: