Invention Grant
- Patent Title: Circuit for the clocking of an FPGA
- Patent Title (中): FPGA的时钟电路
-
Application No.: US13696945Application Date: 2011-04-14
-
Publication No.: US08797081B2Publication Date: 2014-08-05
- Inventor: Marc Schlachter , Romuald Girardey
- Applicant: Marc Schlachter , Romuald Girardey
- Applicant Address: DE Maulburg
- Assignee: Endress + Hauser GmbH + Co. KG
- Current Assignee: Endress + Hauser GmbH + Co. KG
- Current Assignee Address: DE Maulburg
- Agency: Bacon & Thomas, PLLC
- Priority: DE102010028963 20100512
- International Application: PCT/EP2011/055947 WO 20110414
- International Announcement: WO2011/151103 WO 20111208
- Main IPC: H03K3/00
- IPC: H03K3/00

Abstract:
The circuit for the clocking of an FPGA comprises an FLL-circuit; a reference clock of a first frequency, or a reference clock input for the reception of a signal of a reference clock of a first frequency; and a digitally controlled oscillator, which outputs a clocking signal for the FPGA, wherein the FLL-circuit is designed in order to register a first number of clocking signals from the digitally controlled oscillator during a second number of periods of the reference clock, the first number is larger than the second number, and, in order to give out a feedback signal to control the ratio between the first number and the second number, as the feedback signal acts on the frequency of the digitally controlled oscillator.
Public/Granted literature
- US20130063194A1 Circuit for the Clocking of an FPGA Public/Granted day:2013-03-14
Information query