Invention Grant
US08823056B2 Semiconductor heterostructures having reduced dislocation pile-ups and related methods
有权
具有减少位错堆积和相关方法的半导体异质结构
- Patent Title: Semiconductor heterostructures having reduced dislocation pile-ups and related methods
- Patent Title (中): 具有减少位错堆积和相关方法的半导体异质结构
-
Application No.: US13348778Application Date: 2012-01-12
-
Publication No.: US08823056B2Publication Date: 2014-09-02
- Inventor: Christopher Leitz , Christopher J. Vineis , Richard Westhoff , Vicky Yang , Matthew T. Currie
- Applicant: Christopher Leitz , Christopher J. Vineis , Richard Westhoff , Vicky Yang , Matthew T. Currie
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Slater and Matsil, L.L.P.
- Main IPC: H01L21/02
- IPC: H01L21/02

Abstract:
Dislocation pile-ups in compositionally graded semiconductor layers are reduced or eliminated, thereby leading to increased semiconductor device yield and manufacturability. This is accomplished by introducing a semiconductor layer having a plurality of threading dislocations distributed substantially uniformly across its surface as a starting layer and/or at least one intermediate layer during growth and relaxation of the compositionally graded layer. The semiconductor layer may include a seed layer disposed proximal to the surface of the semiconductor layer and having the threading dislocations uniformly distributed therein.
Public/Granted literature
- US20120104461A1 Semiconductor Heterostructures Having Reduced Dislocation Pile-Ups and Related Methods Public/Granted day:2012-05-03
Information query
IPC分类: