Invention Grant
- Patent Title: Universal design layout compliance
- Patent Title (中): 通用设计布局合规
-
Application No.: US13852080Application Date: 2013-03-28
-
Publication No.: US08832623B1Publication Date: 2014-09-09
- Inventor: Min-Shueh Yuan , Chao-Chieh Li
- Applicant: Taiwan Semiconductor Manfacturing Company Limited
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Company Limited
- Current Assignee: Taiwan Semiconductor Manufacturing Company Limited
- Current Assignee Address: TW Hsin-Chu
- Agency: Cooper Legal Group, LLC
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
Among other things, one or more techniques and systems for generating a common design rule check (DRC) rule set for verification of a design layout and for generating a common dummy insertion utility for design layout processing are provided. That is, the common DRC rule set comprises a set of design rules having design rule constraint values corresponding to a restriction threshold, such as a most restrictive value. The common dummy insertion utility is used to insert dummy polygons into a design layout according to a dummy size constraint and a dummy spacing constraint. The design layout is verified as compliant with the common DRC rule set. Once verified, the design layout can be converted from a universal design layout format to a target metal scheme to create a transformed design layout. In this way, design layouts, formatted according to the universal design layout, can be transformed to other formats.
Public/Granted literature
- US20140282331A1 UNIVERSAL DESIGN LAYOUT COMPLIANCE Public/Granted day:2014-09-18
Information query