Invention Grant
- Patent Title: Programmable mechanism for optimizing a synchronous data bus
- Patent Title (中): 用于优化同步数据总线的可编程机制
-
Application No.: US13165679Application Date: 2011-06-21
-
Publication No.: US08839018B2Publication Date: 2014-09-16
- Inventor: Darius D. Gaskins , James R. Lundberg
- Applicant: Darius D. Gaskins , James R. Lundberg
- Applicant Address: TW New Taipei
- Assignee: Via Technologies, Inc.
- Current Assignee: Via Technologies, Inc.
- Current Assignee Address: TW New Taipei
- Agent Richard K. Huffman; James W. Huffman
- Main IPC: G06F1/12
- IPC: G06F1/12 ; G06F1/06 ; G06F1/10 ; G06F5/06

Abstract:
An apparatus including a JTAG interface, synchronous bus optimizer, core clocks generator, synchronous strobe driver, and a DLL. The JTAG interface receives control information indicating a first amount to advance a synchronous data strobe associated with a first data group and a second amount to delay a data bit signal associated with a second data group. The synchronous bus optimizer receives the control information, and develops a first value on a first ratio bus that indicates the first amount and a second value on a second ratio bus that indicates the second amount. The core clocks generator advances a data strobe clock by the first amount. The synchronous strobe driver employs the data strobe clock to generate the synchronous data strobe, where the synchronous data strobe, when enabled, is advanced also by the first amount. The DLL generates a delayed data bit signal, delayed by the second amount.
Public/Granted literature
- US20120331330A1 PROGRAMMABLE MECHANISM FOR OPTIMIZING A SYNCHRONOUS DATA BUS Public/Granted day:2012-12-27
Information query