Invention Grant
- Patent Title: Core circuit test architecture
- Patent Title (中): 核心电路测试架构
-
Application No.: US14148054Application Date: 2014-01-06
-
Publication No.: US08839059B2Publication Date: 2014-09-16
- Inventor: Lee D. Whetsel
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Lawrence J. Bassuk; Frederick J. Telecky, Jr.
- Main IPC: G01R31/28
- IPC: G01R31/28 ; G01R31/3185 ; G01R31/3177

Abstract:
A scan test architecture facilitates low power testing of semiconductor circuits by selectively dividing the serial scan paths into shorter sections. Multiplexers between the sections control connecting the sections into longer or shorted paths. Select and enable signals control the operation of the scan path sections. The output of each scan path passes through a multiplexer to compare circuits on the semiconductor substrate. The compare circuits also receive expected data and mask data. The compare circuits provide a fail flag output from the semiconductor substrate.
Public/Granted literature
- US20140122954A1 CORE CIRCUIT TEST ARCHITECTURE Public/Granted day:2014-05-01
Information query