Invention Grant
- Patent Title: Multi-level signal memory with LDPC and interleaving
- Patent Title (中): 具有LDPC和交织的多级信号存储器
-
Application No.: US13169790Application Date: 2011-06-27
-
Publication No.: US08869014B2Publication Date: 2014-10-21
- Inventor: Aditya Ramamoorthy
- Applicant: Aditya Ramamoorthy
- Applicant Address: BB St. Michael
- Assignee: Marvell World Trade Ltd.
- Current Assignee: Marvell World Trade Ltd.
- Current Assignee Address: BB St. Michael
- Main IPC: H03M13/27
- IPC: H03M13/27 ; G06F11/10 ; H03M13/25 ; H03M13/11 ; G11C11/56

Abstract:
Embodiments of the present invention provide multi-level signal memory with LDPC and interleaving. Thus, various embodiments of the present invention provide a memory apparatus that includes a memory block comprising a plurality of memory cells, each memory cell adapted to operate with multi-level signals. Such a memory apparatus also includes a low density parity check (LDPC) coder to LDPC code data values to be written into the memory cells and an interleaver adapted to apply bit interleaved code modulation (BICM) to the LDPC coded data values to generate BICM coded data values. Other embodiments may be described and claimed.
Public/Granted literature
- US20110258509A1 Multi-Level Signal Memory with LDPC and Interleaving Public/Granted day:2011-10-20
Information query
IPC分类: