Invention Grant
US08877582B2 Methods of inducing a desired stress in the channel region of a transistor by performing ion implantation/anneal processes on the gate electrode
有权
通过在栅电极上进行离子注入/退火处理在晶体管的沟道区域中产生所需应力的方法
- Patent Title: Methods of inducing a desired stress in the channel region of a transistor by performing ion implantation/anneal processes on the gate electrode
- Patent Title (中): 通过在栅电极上进行离子注入/退火处理在晶体管的沟道区域中产生所需应力的方法
-
Application No.: US13771294Application Date: 2013-02-20
-
Publication No.: US08877582B2Publication Date: 2014-11-04
- Inventor: Ralf Richter , Peter Javorka , Stefan Flachowsky , Nicolas Sassiat
- Applicant: GLOBALFOUNDRIES Inc.
- Applicant Address: KY Grand Cayman
- Assignee: GLOBALFOUNDRIES Inc.
- Current Assignee: GLOBALFOUNDRIES Inc.
- Current Assignee Address: KY Grand Cayman
- Agency: Amerson Law Firm, PLLC
- Main IPC: H01L21/8238
- IPC: H01L21/8238 ; H01L29/66 ; H01L29/78

Abstract:
One method herein includes forming a gate structure above an active area of a semiconductor substrate, forming sidewall spacer structures adjacent the gate structure, forming a masking layer that allows implantation of ions into the gate electrode but not into areas of the active region where source/drain regions for the transistor will be formed, performing a gate ion implantation process to form a gate ion implant region in the gate electrode and performing an anneal process. An N-type transistor including sidewall spacer structures positioned adjacent a gate structure, a plurality of source/drain regions for the transistor and a gate implant region positioned in a gate electrode, wherein the gate implant region is comprised of ions of phosphorous, arsenic or an implant material with an atomic size that is equal to or greater than the atomic size of phosphorous at a concentration level that falls within the range of 5e18-5e21 ions/cm3.
Public/Granted literature
Information query
IPC分类: