Invention Grant
US08877604B2 Device structure with increased contact area and reduced gate capacitance
有权
器件结构具有增加的接触面积和降低的栅极电容
- Patent Title: Device structure with increased contact area and reduced gate capacitance
- Patent Title (中): 器件结构具有增加的接触面积和降低的栅极电容
-
Application No.: US13717235Application Date: 2012-12-17
-
Publication No.: US08877604B2Publication Date: 2014-11-04
- Inventor: Thomas N. Adam , Kangguo Cheng , Ali Khakifirooz , Alexander Reznicek
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Otterstedt, Ellenbogen & Kammer, LLP
- Agent Daniel P. Morris
- Main IPC: H01L21/76
- IPC: H01L21/76 ; H01L21/338 ; H01L21/336 ; H01L29/78 ; H01L29/40 ; H01L29/66

Abstract:
A FET structure including epitaxial source and drain regions includes large contact areas and exhibits both low resistivity and low parasitic gate to source/drain capacitance. The source and drain regions are laterally etched to provide recesses for accommodating low-k dielectric material without compromising the contact area between the source/drain regions and their associated contacts. A high-k dielectric layer is provided between the raised source/drain regions and a gate conductor as well as between the gate conductor and a substrate, such as an ETSOI or PDSOI substrate. The structure is usable in electronic devices such as MOSFET devices.
Public/Granted literature
- US20140167164A1 DEVICE STRUCTURE WITH INCREASED CONTACT AREA AND REDUCED GATE CAPACITANCE Public/Granted day:2014-06-19
Information query
IPC分类: