Invention Grant
- Patent Title: Synchronizing circuit and clock data recovery circuit including the same
- Patent Title (中): 同步电路和时钟数据恢复电路包括相同
-
Application No.: US14065029Application Date: 2013-10-28
-
Publication No.: US08901976B2Publication Date: 2014-12-02
- Inventor: Akira Nakayama , Kunihiro Harayama
- Applicant: LAPIS Semiconductor Co., Ltd.
- Applicant Address: JP Yokohama
- Assignee: LAPIS Semiconductor Co., Ltd.
- Current Assignee: LAPIS Semiconductor Co., Ltd.
- Current Assignee Address: JP Yokohama
- Agency: Studebaker & Brackett PC
- Priority: JP2012-240380 20121031
- Main IPC: H03L7/06
- IPC: H03L7/06 ; H03L7/085

Abstract:
A synchronizing circuit that is capable of generating a reproduced clock signal synchronized with a reference clock signal without causing a false lock and a clock data recovery circuit including the same are provided. To generate a clock signal synchronized with a reference clock signal associated with a data transition point that appears every predetermined period in an input data signal, the following false-lock avoidance processing is performed. That is, precharging of a first line is started when a phase control voltage applied to the first line by a charge pump falls below a lower-limit reference voltage, and the precharging of the first line is continued until the phase control voltage exceeds an upper-limit reference voltage.
Public/Granted literature
- US20140118040A1 SYNCHRONIZING CIRCUIT AND CLOCK DATA RECOVERY CIRCUIT INCLUDING THE SAME Public/Granted day:2014-05-01
Information query