Invention Grant
- Patent Title: Semiconductor memory circuit
- Patent Title (中): 半导体存储电路
-
Application No.: US14033926Application Date: 2013-09-23
-
Publication No.: US08902645B2Publication Date: 2014-12-02
- Inventor: Kazuhiro Tsumura
- Applicant: Seiko Instruments Inc.
- Applicant Address: JP
- Assignee: Seiko Instruments Inc.
- Current Assignee: Seiko Instruments Inc.
- Current Assignee Address: JP
- Agency: Adams & Wilks
- Priority: JP2012-215035 20120927
- Main IPC: G11C16/04
- IPC: G11C16/04 ; G11C16/12 ; G11C16/06 ; G11C16/24

Abstract:
Provided is a semiconductor memory circuit excellent in long-term reliability and reading characteristics and having low current consumption. The semiconductor memory circuit includes: a first inverter; a first non-volatile memory, which is electrically writable; a second inverter; and a second non-volatile memory, the first inverter having an output connected to a source of the first non-volatile memory, the first non-volatile memory having a drain connected to an input of the second inverter, the second inverter having an output connected to a source of the second non-volatile memory, the second non-volatile memory having a drain connected to an input of the first inverter, the drain of the second non-volatile memory serving as an output of the semiconductor memory circuit.
Public/Granted literature
- US20140085987A1 SEMICONDUCTOR MEMORY CIRCUIT Public/Granted day:2014-03-27
Information query