Invention Grant
US08904259B2 Error correcting decoding apparatus for decoding low-density parity-check codes
有权
用于解码低密度奇偶校验码的纠错解码装置
- Patent Title: Error correcting decoding apparatus for decoding low-density parity-check codes
- Patent Title (中): 用于解码低密度奇偶校验码的纠错解码装置
-
Application No.: US14028241Application Date: 2013-09-16
-
Publication No.: US08904259B2Publication Date: 2014-12-02
- Inventor: Takashi Maehata
- Applicant: Sumitomo Electric Industries, Ltd.
- Applicant Address: JP Osaka
- Assignee: Sumitomo Electric Industries, Ltd.
- Current Assignee: Sumitomo Electric Industries, Ltd.
- Current Assignee Address: JP Osaka
- Agency: McDermott Will & Emery LLP
- Priority: JP2008-301110 20081126
- Main IPC: H03M13/00
- IPC: H03M13/00 ; H04L1/00 ; H03M13/11

Abstract:
A decoder 5 applies decode processing to N input data in parallel to generate K decode data. An S/P converter 6 outputs N input data applied in series to decoder 5 through first lines L1-L64 dividedly over several times. A P/S converter 7 receives through second lines R1-R60 the K decode data from decoder 5 dividedly over several times to output in series the K decoded data to an external source.
Public/Granted literature
- US20140019821A1 ERROR CORRECTING DECODING APPARATUS FOR DECODING LOW-DENSITY PARITY-CHECK CODES Public/Granted day:2014-01-16
Information query
IPC分类: