Invention Grant
US08909874B2 Memory reorder queue biasing preceding high latency operations 有权
在高延迟操作之前,内存重新排序队列偏移

Memory reorder queue biasing preceding high latency operations
Abstract:
A memory system and data processing system for controlling memory refresh operations in dynamic random access memories. The memory controller comprises logic that: tracks a time remaining before a scheduled time for performing a high priority, high latency operation a first memory rank of the memory system; responsive to the time remaining reaching a pre-established early notification time before the schedule time for performing the high priority, high latency operation, biases the re-order queue containing memory access operations targeting the plurality of ranks to prioritize scheduling of any first memory access operations that target the first memory rank. The logic further: schedules the first memory access operations to the first memory rank for early completion relative to other memory access operations in the re-order queue that target other memory ranks; and performs the high priority, high latency operation at the first memory rank at the scheduled time.
Public/Granted literature
Information query
Patent Agency Ranking
0/0