Invention Grant
- Patent Title: Decreasing power supply demand during BIST initializations
- Patent Title (中): BIST初始化期间电力需求下降
-
Application No.: US13732711Application Date: 2013-01-02
-
Publication No.: US08918690B2Publication Date: 2014-12-23
- Inventor: Deepak I. Hanagandi , Krishnendu Mondal , Michael R. Ouellette , Michael A. Ziegerhofer
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Hoffman Warnick LLC
- Agent David A. Cain
- Main IPC: G01R31/28
- IPC: G01R31/28 ; G11C29/12

Abstract:
Aspects of the invention provide for decreasing the power supply demand during built-in self test (BIST) initializations. In one embodiment, a BIST architecture for reducing the power supply demand during BIST initializations, includes: a chain of slow BIST I/O interfaces; a chain of fast BIST I/O interfaces, each fast BIST I/O interface connected to a slow BIST I/O interface; and a BIST engine including a burst staggering latch for controlling a multiplexor within each of the slow BIST I/O interfaces, wherein the burst staggering latch, for a first burst signal, staggers the first burst signal to each of the slow BIST I/O interfaces, such that, during a first clock cycle, only a first slow BIST I/O interface receives the first burst signal.
Public/Granted literature
- US20140189448A1 DECREASING POWER SUPPLY DEMAND DURING BIST INITIALIZATIONS Public/Granted day:2014-07-03
Information query