Invention Grant
US08933542B2 Method to reduce magnetic film stress for better yield 有权
降低磁膜应力以获得更好产量的方法

Method to reduce magnetic film stress for better yield
Abstract:
A thin-film deposition, such as an MTJ (magnetic tunneling junction) layer, on a wafer-scale CMOS substrate, is segmented by walls or trenches and not affected by thin-film stresses due to wafer warpage or other subsequent annealing processes. An interface layer on the CMOS substrate is patterned by either undercut trenches extending into its upper surface or by T-shaped walls that extend along its upper surface. The thin-film is deposited continuously over the patterned surface, whereupon either the trenches or walls segment the deposition and serve as stress-relief mechanisms to eliminate adverse effects of processing as stresses such as those caused by wafer warpage.
Public/Granted literature
Information query
Patent Agency Ranking
0/0