Invention Grant
- Patent Title: LDPC erasure decoding for flash memories
- Patent Title (中): 闪存的LDPC擦除解码
-
Application No.: US13583617Application Date: 2011-03-11
-
Publication No.: US08935595B2Publication Date: 2015-01-13
- Inventor: Hao Zhong , Yan Li , Radoslav Danilak , Earl T Cohen
- Applicant: Hao Zhong , Yan Li , Radoslav Danilak , Earl T Cohen
- Applicant Address: US CA San Jose
- Assignee: LSI Corporation
- Current Assignee: LSI Corporation
- Current Assignee Address: US CA San Jose
- Agency: PatentVentures
- Agent Bennett Smith; Korbin Van Dyke
- International Application: PCT/US2011/028244 WO 20110311
- International Announcement: WO2011/113034 WO 20110915
- Main IPC: G06F11/10
- IPC: G06F11/10 ; G11C11/56 ; G11C16/10 ; G11C16/26 ; H03M13/11 ; H03M13/37

Abstract:
A Solid-State Disk (SSD) controller uses LDPC decoding to enable flash memory accesses with improved latency and/or error correction capabilities. With SLC flash memory having a BER less than a predetermined value, the SSD controller uses a 1-bit read (single read) hard-decision LDPC decoder to access the flash memory. If the hard-decision LDPC decoder detects an uncorrectable error, then the SSD controller uses a 1.5-bit read (two reads) erasure-decision LDPC decoder to access the flash memory. With flash memory having a raw BER between two other predetermined values, the SSD controller omits the use of the hard-decision LDPC decoder and uses only the erasure-decision LDPC decoder to access the flash memory. Variations of the SSD controller similarly access MLC flash memory. Some SSD controllers dynamically switch between hard-decision and erasure-based decoders based on dynamic decoder selection criteria.
Public/Granted literature
- US20130139035A1 LDPC Erasure Decoding for Flash Memories Public/Granted day:2013-05-30
Information query