Invention Grant
- Patent Title: Integrated circuit comprising a clock tree cell
- Patent Title (中): 集成电路包括时钟树单元
-
Application No.: US14134081Application Date: 2013-12-19
-
Publication No.: US08937505B2Publication Date: 2015-01-20
- Inventor: Bastien Giraud , Fady Abouzeid , Sylvain Clerc , Jean-Philippe Noel , Yvain Thonnart
- Applicant: Commissariat à l'énergie atomique et aux énergies alternatives , STMicroelectronics SA , STMicroelectronics (Crolles 2) SAS
- Applicant Address: FR Paris FR Mountrouge FR Crolles
- Assignee: Commissariat a l'Energie Atomique et aux Energies Alternatives,STMicroelectronics SA,STMicroelectronics (Crolles 2) SAS
- Current Assignee: Commissariat a l'Energie Atomique et aux Energies Alternatives,STMicroelectronics SA,STMicroelectronics (Crolles 2) SAS
- Current Assignee Address: FR Paris FR Mountrouge FR Crolles
- Agency: Occhiuti & Rohlicek LLP
- Priority: FR1262811 20121226
- Main IPC: H03K3/01
- IPC: H03K3/01 ; G05F3/02 ; H01L21/84 ; H01L27/118 ; H01L27/12 ; H03K19/177 ; H01L29/786

Abstract:
The invention relates to an integrated circuit comprising: a first semiconductor well (60); a plurality of standard cells (66), each standard cell comprising a first field-effect transistor in FDSOI technology comprising a first semiconductor ground plane located immediately on the first well; and a clock tree cell (30) contiguous with the standard cells, the clock tree cell comprising a second field-effect transistor in FDSOI technology, which transistor comprises a second semiconductor ground plane located immediately on the first well (60), so as to form a p-n junction with this first well. The integrated circuit comprises an electrical power supply network (51) able to apply separate electrical biases directly to the first and second ground planes.
Public/Granted literature
- US20140176228A1 INTEGRATED CIRCUIT COMPRISING A CLOCK TREE CELL Public/Granted day:2014-06-26
Information query