Invention Grant
- Patent Title: Programmable circuit for high speed computation of the interleaver tables for multiple wireless standards
- Patent Title (中): 用于多个无线标准的交织器表的高速计算的可编程电路
-
Application No.: US12894458Application Date: 2010-09-30
-
Publication No.: US08938654B2Publication Date: 2015-01-20
- Inventor: Andrey P. Sokolov , Elyar E. Gasanov , Ilya V. Neznanov , Pavel A. Aliseychik , Pavel A. Panteleev
- Applicant: Andrey P. Sokolov , Elyar E. Gasanov , Ilya V. Neznanov , Pavel A. Aliseychik , Pavel A. Panteleev
- Applicant Address: SG Singapore
- Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
- Current Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
- Current Assignee Address: SG Singapore
- Agent Christopher P. Maiorana, PC
- Priority: RU2010111027 20100324
- Main IPC: H03M13/27
- IPC: H03M13/27 ; H03M13/00 ; H04L1/00

Abstract:
A circuit having a first circuit and a memory is disclosed. The first circuit may be configured to (i) receive a control signal that identifies a current one of a plurality of wireless communication standards and a code word size and (ii) generate a plurality of tables corresponding to both the current wireless communication standard and the code word size. Each of the tables generally has a plurality of indices. Up to two of the indices may be generated by the first circuit per clock cycle. Each of the tables generally comprises a permutation table of a turbo code interleaver. The memory may be configured to store the tables.
Public/Granted literature
Information query
IPC分类: