Invention Grant
- Patent Title: Simulating scan tests with reduced resources
- Patent Title (中): 以减少的资源模拟扫描测试
-
Application No.: US12277285Application Date: 2008-11-24
-
Publication No.: US08943457B2Publication Date: 2015-01-27
- Inventor: Amit Dinesh Sanghani , Punit Kishore
- Applicant: Amit Dinesh Sanghani , Punit Kishore
- Applicant Address: US CA Santa Clara
- Assignee: NVIDIA Corporation
- Current Assignee: NVIDIA Corporation
- Current Assignee Address: US CA Santa Clara
- Main IPC: G06F17/50
- IPC: G06F17/50 ; G01R31/3185

Abstract:
An aspect of the present invention replaces memory elements in a scan chain with corresponding new (memory) elements, with each new element having two paths to provide the corresponding data output. One of the two paths is operable to connect the data value to the combinational logic only during a capture phase of said test mode, and the second path is operable to connect the data value to the next element in the chain during a shift phase of said test mode. As a result, unneeded transitions/evaluations in the combinational logic are avoided during shift time, thereby reducing the resource requirements in the corresponding duration. However, the further processes (including various design phases and fabrication) are continued based on the original data (i.e., without the new elements) such that unneeded delays are avoided during the eventual operation in functional mode of the various fabricated IC units.
Public/Granted literature
- US20100131910A1 Simulating Scan Tests with Reduced Resources Public/Granted day:2010-05-27
Information query