Invention Grant
- Patent Title: Semiconductor device, manufacturing method of semiconductor device, semiconductor manufacturing and inspecting apparatus, and inspecting apparatus
- Patent Title (中): 半导体装置,半导体装置的制造方法,半导体制造和检查装置以及检查装置
-
Application No.: US12389479Application Date: 2009-02-20
-
Publication No.: US08946895B2Publication Date: 2015-02-03
- Inventor: Takahiko Kato , Hiroshi Nakano , Haruo Akahoshi , Yuuji Takada , Yoshimi Sudo , Tetsuo Fujiwara , Itaru Kanno , Tomoryo Shono , Yukinori Hirose
- Applicant: Takahiko Kato , Hiroshi Nakano , Haruo Akahoshi , Yuuji Takada , Yoshimi Sudo , Tetsuo Fujiwara , Itaru Kanno , Tomoryo Shono , Yukinori Hirose
- Applicant Address: JP Kanagawa
- Assignee: Renesas Electronics Corporation
- Current Assignee: Renesas Electronics Corporation
- Current Assignee Address: JP Kanagawa
- Agency: Mattingly & Malur, PC
- Priority: JP2008-047675 20080228
- Main IPC: H01L23/48
- IPC: H01L23/48 ; H01L23/532 ; H01L21/768

Abstract:
A semiconductor device having Cu wiring including a basic crystal structure which can reduce surface voids, and an inspecting technique for the semiconductor device. In the semiconductor device, surface voids can be reduced down to 1/10 or less of a current practical level by specifying a barrier layer and a seed layer and setting a proportion (frequency) of occupation of a coincidence site lattice (CSL) boundary having a grain boundary Sigma value 27 or less to all crystal grain boundaries of a Cu wiring to 60% or higher. Alternatively, a similar effect of surface void reduction can be obtained by specifying a barrier layer and a seed layer and setting a proportion (frequency) of occupation of a coincidence site lattice (CSL) boundary having a grain boundary Sigma value 3 to all crystal grain boundaries of a Cu wiring to 40% or higher.
Public/Granted literature
Information query
IPC分类: