Invention Grant
- Patent Title: Apparatus and method to adjust clock duty cycle of memory
- Patent Title (中): 调整存储器时钟占空比的装置和方法
-
Application No.: US14159803Application Date: 2014-01-21
-
Publication No.: US08976620B2Publication Date: 2015-03-10
- Inventor: Hsiang-I Huang
- Applicant: MediaTek Inc.
- Applicant Address: TW Hsin-Chu
- Assignee: MediaTek Inc.
- Current Assignee: MediaTek Inc.
- Current Assignee Address: TW Hsin-Chu
- Agency: McClure, Qualey & Rodack, LLP
- Main IPC: G11C8/18
- IPC: G11C8/18 ; G11C11/409 ; G11C7/10 ; G11C29/02 ; G11C29/50

Abstract:
An embodiment of the invention provides a memory controller for controlling a memory. The memory controller comprises a pulse width modulation module, a voltage comparator and a duty cycle calibration device. The pulse width modulation module is suitable for receiving a clock signal to generate a first voltage. The voltage comparator is suitable for receiving and comparing a reference voltage with the first voltage to output a comparison signal. The duty cycle calibration device is suitable for adjusting a duty cycle of the clock signal according to the comparison signal.
Public/Granted literature
- US20140133248A1 APPARATUS AND METHOD TO ADJUST CLOCK DUTY CYCLE OF MEMORY Public/Granted day:2014-05-15
Information query