Invention Grant
US08977920B2 DDR circuitry data and control buses connected to test circuitry
有权
连接到测试电路的DDR电路数据和控制总线
- Patent Title: DDR circuitry data and control buses connected to test circuitry
- Patent Title (中): 连接到测试电路的DDR电路数据和控制总线
-
Application No.: US13889004Application Date: 2013-05-07
-
Publication No.: US08977920B2Publication Date: 2015-03-10
- Inventor: Lee D. Whetsel
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Lawrence J. Bassuk; Frederick J. Telecky, Jr.
- Main IPC: G01R31/28
- IPC: G01R31/28 ; G01R31/3177 ; G01R31/3185

Abstract:
A device test architecture and a reduced device test interface are provided to enable efficient testing of embedded cores and other circuits within devices. The reduced device test interface is achieved using a double data rate (DDR) signaling technique between the tester and the device. The DDR test interface allows the tester to interface to test circuits within the device, such as IEEE 1500 and/or IEEE 1149.1 test circuits, to provide high test data bandwidth to the test circuits using a minimum of test interface signals. The test architecture includes compare circuits that allow for comparison of test response data to be performed within the device. The test architecture further includes a memory for storing the results of the test response comparisons. The test architecture includes a programmable test controller to allow for various test control operations by simply inputting an instruction to the programmable test controller from the external tester. Additional features and embodiments of the device test architecture and reduced test interface are also disclosed.
Public/Granted literature
- US20130246870A1 DOUBLE DATA RATE TEST INTERFACE AND ARCHITECTURE Public/Granted day:2013-09-19
Information query