Invention Grant
- Patent Title: Simulated wirebond semiconductor package
- Patent Title (中): 模拟wirebond半导体封装
-
Application No.: US13319120Application Date: 2010-06-07
-
Publication No.: US08981568B2Publication Date: 2015-03-17
- Inventor: James Rathburn
- Applicant: James Rathburn
- Applicant Address: US MN Maple Grove
- Assignee: HSIO Technologies, LLC
- Current Assignee: HSIO Technologies, LLC
- Current Assignee Address: US MN Maple Grove
- Agency: Stoel Rives LLP
- International Application: PCT/US2010/037619 WO 20100607
- International Announcement: WO2010/147782 WO 20101223
- Main IPC: H01L23/48
- IPC: H01L23/48 ; H01L23/00 ; B23K1/00 ; B23K20/00 ; H01L21/683 ; H01L23/552 ; H01L25/065 ; H01L23/31

Abstract:
A semiconductor package with simulated wirebonds. A substrate is provided with a plurality of first pads on a first surface and a plurality of second pads on a second surface. Each of the first pads are electrically coupled to one or more of the second pads. At least one semiconductor device is located proximate the first surface of a substrate. The simulated wirebonds include at least a first dielectric layer selectively printed to create a plurality of recesses, and a conductive material located in the recesses to form first and second contact pads, and electrical traces electrically coupling the first and second contact pads. The first contact pads are electrically coupled to terminals on the semiconductor device and the second contact pads are electrically coupled to the first pads on the first surface of the substrate. An overmolding material seals the semiconductor device and the simulated wirebonds.
Public/Granted literature
- US20120061851A1 SIMULATED WIREBOND SEMICONDUCTOR PACKAGE Public/Granted day:2012-03-15
Information query
IPC分类: