Invention Grant
US09024329B2 Silicon carbide trench MOSFET having reduced on-resistance, increased dielectric withstand voltage, and reduced threshold voltage
有权
具有降低的导通电阻,增加的介电耐受电压和降低的阈值电压的碳化硅沟槽MOSFET
- Patent Title: Silicon carbide trench MOSFET having reduced on-resistance, increased dielectric withstand voltage, and reduced threshold voltage
- Patent Title (中): 具有降低的导通电阻,增加的介电耐受电压和降低的阈值电压的碳化硅沟槽MOSFET
-
Application No.: US14049810Application Date: 2013-10-09
-
Publication No.: US09024329B2Publication Date: 2015-05-05
- Inventor: Yuki Nakano
- Applicant: Rohm Co., Ltd.
- Applicant Address: JP Kyoto
- Assignee: Rohm Co., Ltd.
- Current Assignee: Rohm Co., Ltd.
- Current Assignee Address: JP Kyoto
- Agency: Hamre, Schumann, Mueller & Larson, P.C.
- Priority: JP2008-131884 20080520
- Main IPC: H01L29/15
- IPC: H01L29/15 ; H01L31/0312 ; H01L29/78 ; H01L29/10 ; H01L29/16 ; H01L29/66 ; H01L29/739 ; H01L29/06 ; H01L29/423 ; H01L29/45

Abstract:
A semiconductor device (A1) includes a first n-type semiconductor layer (11), a second n-type semiconductor layer (12), a p-type semiconductor layer (13), a trench (3), an insulating layer (5), a gate electrode (41), and an n-type semiconductor region (14). The p-type semiconductor layer (13) includes a channel region that is along the trench (3) and in contact with the second n-type semiconductor layer (12) and the n-type semiconductor region (14). The size of the channel region in the depth direction x is 0.1 to 0.5 μm. The channel region includes a high-concentration region where the peak impurity concentration is approximately 1×1018 cm−3. The semiconductor device A1 thus configured allows achieving desirable values of on-resistance, dielectric withstand voltage and threshold voltage.
Public/Granted literature
Information query
IPC分类: