Invention Grant
- Patent Title: Digital phase locked loop having insensitive jitter characteristic for operating circumstances
- Patent Title (中): 数字锁相环对于操作环境具有不敏感的抖动特性
-
Application No.: US13335596Application Date: 2011-12-22
-
Publication No.: US09025965B2Publication Date: 2015-05-05
- Inventor: Seung Woo Lee , Kwang Chun Choi , Woo Young Choi , Bhum Cheol Lee
- Applicant: Seung Woo Lee , Kwang Chun Choi , Woo Young Choi , Bhum Cheol Lee
- Applicant Address: KR Daejeon
- Assignee: Electronics and Telecommunications Research Institute
- Current Assignee: Electronics and Telecommunications Research Institute
- Current Assignee Address: KR Daejeon
- Agency: William Park & Associates Ltd.
- Priority: KR10-2010-0134034 20101223
- Main IPC: H04B10/00
- IPC: H04B10/00 ; H03L1/00 ; H03L7/093 ; H03L7/099

Abstract:
Disclosed are a phase locked loop (PLL) of a digital scheme and a method thereof. More specifically, disclosed are a digital phase locked loop having a time-to-digital converter (TDC), a digital loop filter (DLF), and a digitally controlled oscillator (DCO), and that is designed to have a constant jitter characteristic at all times even though an operating condition of a circuit varies according to a process, voltage, temperature (PVT) change, and a method thereof.
Public/Granted literature
- US20120161834A1 DIGITAL PHASE LOCKED LOOP HAVING INSENSITIVE JITTER CHARACTERISTIC FOR OPERATING CIRCUMSTANCES Public/Granted day:2012-06-28
Information query