Invention Grant
- Patent Title: Printed material constrained by well structures and devices including same
-
Application No.: US14094677Application Date: 2013-12-02
-
Publication No.: US09029245B2Publication Date: 2015-05-12
- Inventor: Jurgen H. Daniel , Ana Claudia Arias
- Applicant: Palo Alto Research Center Incorporated
- Applicant Address: US CA Palo Alto
- Assignee: Palo Alto Research Center Incorporated
- Current Assignee: Palo Alto Research Center Incorporated
- Current Assignee Address: US CA Palo Alto
- Agency: Hollingsworth Davis, LLC
- Main IPC: H01L21/208
- IPC: H01L21/208 ; H01L21/368 ; H01L21/02 ; H01L51/00 ; H01L29/66 ; H01L21/336 ; H01L29/786 ; H01L27/12

Abstract:
A first patterned contact layer, for example a gate electrode, is formed over an insulative substrate. Insulating and functional layers are formed at least over the first patterned contact layer. A second patterned contact layer, for example source/drain electrodes, is formed over the functional layer. Insulative material is then selectively deposited over at least a portion of the second patterned contact layer to form first and second wall structures such that at least a portion of the second patterned contact layer is exposed, the first and second wall structures defining a well therebetween. Electrically conductive or semiconductive material is deposited within the well, for example by jet-printing, such that the first and second wall structures confine the conductive or semiconductive material and prevent spreading and electrical shorting to adjacent devices. The conductive or semiconductive material is in electrical contact with the exposed portion of the second patterned contact layer to form, e.g., an operative transistor.
Public/Granted literature
- US20140094003A1 Printed Material Constrained By Well Structures And Devices Including Same Public/Granted day:2014-04-03
Information query
IPC分类: