Invention Grant
- Patent Title: Chip package with die and substrate
- Patent Title (中): 芯片封装,带芯片和基板
-
Application No.: US10055568Application Date: 2002-01-22
-
Publication No.: US09030029B2Publication Date: 2015-05-12
- Inventor: Mou-Shiung Lin , Jin-Yuan Lee , Ching-Cheng Huang
- Applicant: Mou-Shiung Lin , Jin-Yuan Lee , Ching-Cheng Huang
- Applicant Address: US CA San Diego
- Assignee: Qualcomm Incorporated
- Current Assignee: Qualcomm Incorporated
- Current Assignee Address: US CA San Diego
- Agency: Seyfarth Shaw LLP
- Priority: TW90133195A 20011231
- Main IPC: H01L29/00
- IPC: H01L29/00 ; H01L29/40 ; H01L23/00 ; H01L23/36 ; H01L23/498 ; H01L23/538 ; H01L23/64

Abstract:
An integrated chip package structure and method of manufacturing the same is by adhering dies on a silicon substrate and forming a thin-film circuit layer on top of the dies and the silicon substrate. Wherein the thin-film circuit layer has an external circuitry, which is electrically connected to the metal pads of the dies, that extends to a region outside the active surface of the dies for fanning out the metal pads of the dies. Furthermore, a plurality of active devices and an internal circuitry is located on the active surface of the dies. Signal for the active devices are transmitted through the internal circuitry to the external circuitry and from the external circuitry through the internal circuitry back to other active devices. Moreover, the chip package structure allows multiple dies with different functions to be packaged into an integrated package and electrically connecting the dies by the external circuitry.
Public/Granted literature
- US20030122246A1 Integrated chip package structure using silicon substrate and method of manufacturing the same Public/Granted day:2003-07-03
Information query
IPC分类: