Invention Grant
US09043737B2 Integrated circuit design verification through forced clock glitches
有权
通过强制时钟故障进行集成电路设计验证
- Patent Title: Integrated circuit design verification through forced clock glitches
- Patent Title (中): 通过强制时钟故障进行集成电路设计验证
-
Application No.: US13873655Application Date: 2013-04-30
-
Publication No.: US09043737B2Publication Date: 2015-05-26
- Inventor: Jayanta Bahadra , Xiushan Feng , Xiao Sun
- Applicant: Freescale Semiconductor, Inc.
- Applicant Address: US TX Austin
- Assignee: Freescale Semiconductor, Inc.
- Current Assignee: Freescale Semiconductor, Inc.
- Current Assignee Address: US TX Austin
- Agency: Yudell Isisdore PLLC
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A technique for determining whether an integrated circuit design is susceptible to glitches includes identifying storage elements in an original register-transfer level (RTL) file of the integrated circuit design and identifying clock signals for each of the storage elements in the original RTL file. The technique also includes generating respective assertions for each of the identified clock signals and identifying potential glitchy logic in respective clock paths for each of the identified clock signals. Finally, the technique includes inserting, at the potential glitchy logic, glitches in each of the respective clock paths of the original RTL file to provide a modified RTL file and executing an RTL simulation using the modified RTL file and the respective assertions.
Public/Granted literature
- US20140325463A1 Integrated Circuit Design Verification Through Forced Clock Glitches Public/Granted day:2014-10-30
Information query