Invention Grant
US09047953B2 Memory device structure with page buffers in a page-buffer level separate from the array level
有权
存储器设备结构,页面缓冲区中的页面缓冲区与数组级别分开
- Patent Title: Memory device structure with page buffers in a page-buffer level separate from the array level
- Patent Title (中): 存储器设备结构,页面缓冲区中的页面缓冲区与数组级别分开
-
Application No.: US13973774Application Date: 2013-08-22
-
Publication No.: US09047953B2Publication Date: 2015-06-02
- Inventor: Shih-Hung Chen
- Applicant: MACRONIX INTERNATIONAL CO., LTD.
- Applicant Address: TW Hsinchu
- Assignee: MACRONIX INTERNATIONAL CO., LTD.
- Current Assignee: MACRONIX INTERNATIONAL CO., LTD.
- Current Assignee Address: TW Hsinchu
- Agency: Haynes Beffel & Wolfeld LLP
- Main IPC: G11C16/16
- IPC: G11C16/16 ; G11C16/04 ; H01L27/115 ; G11C16/10

Abstract:
A structure of a memory device and a method for making the memory device structure are described. The memory device includes an array of memory cells in an array level die. The array comprises a plurality of sub-arrays. Each of the sub-arrays comprises respective data lines. The memory device also includes page buffers for corresponding sub-arrays in a page-buffer level die. The memory device also includes inter-die connections that are configured to electrically couple the page buffers in the page-buffer level die to data lines of corresponding sub-arrays in the array level die.
Public/Granted literature
- US20150055414A1 MEMORY DEVICE STRUCTURE WITH PAGE BUFFERS IN A PAGE-BUFFER LEVEL SEPARATE FROM THE ARRAY LEVEL Public/Granted day:2015-02-26
Information query