Invention Grant
- Patent Title: Apparatus and methods for synchronizing phase-locked loops
- Patent Title (中): 用于同步锁相环的装置和方法
-
Application No.: US14034917Application Date: 2013-09-24
-
Publication No.: US09048847B2Publication Date: 2015-06-02
- Inventor: David J McLaurin , Christopher W Angell , Michael F Keaveney
- Applicant: Analog Devices Technology
- Applicant Address: BM Hamilton
- Assignee: ANALOG DEVICES GLOBAL
- Current Assignee: ANALOG DEVICES GLOBAL
- Current Assignee Address: BM Hamilton
- Agency: Knobbe, Martens, Olson & Bear, LLP
- Main IPC: H03L7/00
- IPC: H03L7/00 ; H03L7/085 ; H03L7/10

Abstract:
Apparatus and methods for synchronizing phase-locked loops (PLLs) are provided. In certain implementations, a fractional-N synthesizer includes a PLL and a control circuit that controls a division value of the PLL. The control circuit includes an interpolator, a reset phase adjustment calculator, and a synchronization circuit. The interpolator can control a fractional portion of the PLL's division value. The reset phase adjustment calculator can include a counter for counting a number of cycles of the reference clock signal since initialization of the fractional-N synthesizer, and the reset phase adjustment calculator can generate a phase adjustment signal based on the count. The synchronization circuit can synchronize the PLL in response to a synchronization signal, and can correct for a synchronization phase error indicated by the phase adjustment signal.
Public/Granted literature
- US20150084676A1 APPARATUS AND METHODS FOR SYNCHRONIZING PHASE-LOCKED LOOPS Public/Granted day:2015-03-26
Information query