Invention Grant
US09048872B2 Layered decoding architecture with reduced number of hardware buffers for LDPC codes
有权
具有减少LDPC码硬件缓冲区数量的分层解码架构
- Patent Title: Layered decoding architecture with reduced number of hardware buffers for LDPC codes
- Patent Title (中): 具有减少LDPC码硬件缓冲区数量的分层解码架构
-
Application No.: US13869439Application Date: 2013-04-24
-
Publication No.: US09048872B2Publication Date: 2015-06-02
- Inventor: Yeong-Luh Ueng , Jyun-Kai Hu , Hsueh-Chih Chou
- Applicant: National Tsing Hua University
- Applicant Address: TW Hsinchu
- Assignee: NATIONAL TSING HUA UNIVERSITY
- Current Assignee: NATIONAL TSING HUA UNIVERSITY
- Current Assignee Address: TW Hsinchu
- Agency: Jackson IPG PLLC
- Agent Demian K. Jackson
- Priority: TW102109208A 20130315
- Main IPC: H03M13/00
- IPC: H03M13/00 ; H03M13/11

Abstract:
A layered decoding architecture with a reduced number of hardware buffers for low-density parity-check (LDPC) decoding by storing a variable-to-check message. When a check node begins a new operation, a variable-to-check message (Q) is added to a check-to-variable message (R) obtained in previous check-node operation to obtain an updated APP value. Then, the R value for the check node in the layer being processed is deducted from the APP value to obtain a variable-to-check message (Q). This variable-to-check message is stored in the memory and inserted into the check node equation to obtain a check-to-variable message. Finally the check-to-variable message obtained in this operation is stored to the check-to-variable message shift register to complete the updating operation for the check node and the variable node for the layer being processed. Improved hardware utilization and fewer buffers, thus achieving a smaller hardware area while retaining the converge speed, is obtained.
Public/Granted literature
- US20140281786A1 LAYERED DECODING ARCHITECTURE WITH REDUCED NUMBER OF HARDWARE BUFFERS FOR LDPC CODES Public/Granted day:2014-09-18
Information query
IPC分类: