Invention Grant
- Patent Title: Circuitry to facilitate testing of serial interfaces
- Patent Title (中): 电路方便测试串行接口
-
Application No.: US12792279Application Date: 2010-06-02
-
Publication No.: US09049020B2Publication Date: 2015-06-02
- Inventor: James P. Flynn , Junqi Hua , John T. Stonick , Daniel K. Weinlader , Jianping Wen , Skye Wolfer , David A. Yokoyama-Martin
- Applicant: James P. Flynn , Junqi Hua , John T. Stonick , Daniel K. Weinlader , Jianping Wen , Skye Wolfer , David A. Yokoyama-Martin
- Applicant Address: US CA Mountain View
- Assignee: SYNOPSYS, INC.
- Current Assignee: SYNOPSYS, INC.
- Current Assignee Address: US CA Mountain View
- Agency: Park, Vaughan, Fleming & Dowler LLP
- Main IPC: G06F1/04
- IPC: G06F1/04 ; H04L1/24

Abstract:
Circuitry to facilitate testing of serial interfaces is described. Specifically, some embodiments of the present invention facilitate testing the clock and data recovery functionality of a receiver. A serial interface can include a multiplying phase locked loop (MPLL) clock generator, a transmitter, and a receiver. The MPLL clock generator can generate a first clock signal and a second clock signal, and can vary a phase and/or frequency difference between the first clock signal and the second clock signal. During test, the transmitter and the receiver can be directly or capacitively coupled to each another. Specifically, during test, the serial interface can be configured so that the transmitter transmits data using the first clock signal, and the receiver receives data using the second clock signal. The clock and data recovery functionality of the receiver can be tested by comparing the transmitted data with the received data.
Public/Granted literature
- US20110302452A1 CIRCUITRY TO FACILITATE TESTING OF SERIAL INTERFACES Public/Granted day:2011-12-08
Information query