Invention Grant
US09053273B2 IC delaying flip-flop output partial clock cycle for equalizing current
有权
IC延迟触发器输出部分时钟周期用于均衡电流
- Patent Title: IC delaying flip-flop output partial clock cycle for equalizing current
- Patent Title (中): IC延迟触发器输出部分时钟周期用于均衡电流
-
Application No.: US13554762Application Date: 2012-07-20
-
Publication No.: US09053273B2Publication Date: 2015-06-09
- Inventor: Sumanth Reddy Poddutur , Prakash Narayanan , Vivek Singhal
- Applicant: Sumanth Reddy Poddutur , Prakash Narayanan , Vivek Singhal
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent Lawrence J. Bassuk; Frank D. Cimino
- Main IPC: H03K5/00
- IPC: H03K5/00 ; G06F17/50 ; H03K3/013

Abstract:
Apparatuses and methods for suppressing power supply noise harmonics are disclosed. A method includes selecting at least one flip-flop of a plurality of data paths of an integrated circuit based on a slack associated with the at least one flip-flop. The method also includes providing at least one delay circuit at an output of at least one flip-flop. The at least one delay circuit is configured to delay the output of the at least one flip-flop by a threshold clock cycle for managing current at a positive edge of a clock input and current at a negative edge of the clock input, thereby suppressing power supply noise harmonics of the integrated circuit.
Public/Granted literature
- US20140021993A1 APPARATUSES AND METHODS TO SUPPRESS POWER SUPPLY NOISE HARMONICS IN INTEGRATED CIRCUITS Public/Granted day:2014-01-23
Information query