Invention Grant
US09054214B1 Methodology of forming CMOS gates on the secondary axis using double-patterning technique
有权
使用双重图案化技术在次轴上形成CMOS栅极的方法
- Patent Title: Methodology of forming CMOS gates on the secondary axis using double-patterning technique
- Patent Title (中): 使用双重图案化技术在次轴上形成CMOS栅极的方法
-
Application No.: US14563266Application Date: 2014-12-08
-
Publication No.: US09054214B1Publication Date: 2015-06-09
- Inventor: Gregory Charles Baldwin , Scott William Jessen
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent Jacqueline J. Garner; Frank Cimino
- Main IPC: H01L21/8238
- IPC: H01L21/8238 ; H01L21/8234 ; H01L21/033

Abstract:
An integrated circuit containing core transistors and I/O transistors oriented perpendicular to the core transistors is formed by exposing a gate etch mask layer stack through a gate pattern photomask including core transistor gates and oversized I/O transistor gates. Core transistor gate lengths are defined by the gate pattern photomask. A first gate hardmask etch process removes the gate hardmask layer in exposed areas. The process continues with exposing a gate trim mask layer stack through a gate trim photomask. I/O gate lengths are defined by the gate trim photomask. A second gate hardmask etch process removes the gate hardmask layer in exposed areas. A gate etch operation removes polysilicon exposed by the gate hardmask layer to form gates for the core transistors and I/O transistors. The integrated circuit may also include I/O transistors oriented parallel to the core transistors, with gate lengths defined by the gate pattern photomask.
Public/Granted literature
- US20150170971A1 METHODOLOGY OF FORMING CMOS GATES ON THE SECONDARY AXIS USING DOUBLE-PATTERNING TECHNIQUE Public/Granted day:2015-06-18
Information query
IPC分类: