Invention Grant
US09076370B2 Scanning signal line drive circuit, display device having the same, and drive method for scanning signal line 有权
扫描信号线驱动电路,具有相同的显示装置,以及用于扫描信号线的驱动方法

  • Patent Title: Scanning signal line drive circuit, display device having the same, and drive method for scanning signal line
  • Patent Title (中): 扫描信号线驱动电路,具有相同的显示装置,以及用于扫描信号线的驱动方法
  • Application No.: US14111269
    Application Date: 2012-05-11
  • Publication No.: US09076370B2
    Publication Date: 2015-07-07
  • Inventor: Shinya Tanaka
  • Applicant: Shinya Tanaka
  • Applicant Address: JP Osaka
  • Assignee: Sharp Kabushiki Kaisha
  • Current Assignee: Sharp Kabushiki Kaisha
  • Current Assignee Address: JP Osaka
  • Agency: Keating & Bennett, LLP
  • Priority: JP2011-111115 20110518
  • International Application: PCT/JP2012/062098 WO 20120511
  • International Announcement: WO2012/157545 WO 20121122
  • Main IPC: G09G3/36
  • IPC: G09G3/36 G09G3/02 G09G3/20
Scanning signal line drive circuit, display device having the same, and drive method for scanning signal line
Abstract:
The present invention is directed to suppress dullness of a scanning signal in a scanning signal line drive circuit. A bistable circuit is provided with an input terminal (43) for receiving a first clock signal (CK), an input terminal (48) for receiving a control signal (CT), an input terminal (49) for receiving a level down signal (LD), an output terminal (51), a thin film transistor (T2), and a thin film transistor (TA). The thin film transistor (T2) has a gate terminal connected to a first node (N1), a drain terminal connected to the input terminal (43), and a source terminal connected to the output terminal (51). The thin film transistor (TA) has a gate terminal connected to the input terminal (48), a drain terminal connected to the first node (N1), and a source terminal connected to the input terminal (49). The potential of the control signal (CT) becomes the high level in a control period as a period except for the first one horizontal scanning period in a vertical blanking period. The level down signal (LD) is a potential lower than DC power supply potential (Vss).
Information query
Patent Agency Ranking
0/0