Invention Grant
US09077352B2 Clock regeneration circuit, light receiving circuit, photocoupler, and frequency synthesizer
有权
时钟再生电路,光接收电路,光电耦合器和频率合成器
- Patent Title: Clock regeneration circuit, light receiving circuit, photocoupler, and frequency synthesizer
- Patent Title (中): 时钟再生电路,光接收电路,光电耦合器和频率合成器
-
Application No.: US14092132Application Date: 2013-11-27
-
Publication No.: US09077352B2Publication Date: 2015-07-07
- Inventor: Toyoaki Uo
- Applicant: KABUSHIKI KAISHA TOSHIBA
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: White & Case LLP
- Priority: JP2012-263207 20121130
- Main IPC: H04B10/06
- IPC: H04B10/06 ; H04L7/00 ; H04L25/00 ; H04L25/40 ; H03L7/183 ; H03L7/081 ; H03L7/095 ; H04L7/033 ; H04L25/49

Abstract:
A clock regeneration circuit includes: a signal input terminal; a D flip-flop circuit; a reset signal generation circuit; a delay circuit; a comparator; a first capacitor; and a feed back circuit. The signal input terminal is inputted with a pulse width modulation signal. The D flip-flop circuit includes a clock terminal, an output terminal, and a reset terminal. The reset signal generation circuit is configured to input a reset signal generated in synchronization with the pulse width modulation signal to the reset terminal at a first time. The delay circuit is configured to delay the pulse width modulation signal. The feedback circuit includes a current source having a control terminal. The feedback circuit is configured to change one of charge rise time and discharge fall time in response to the signal of the comparator to control duty cycle of the signal of the comparator.
Public/Granted literature
- US20140153935A1 CLOCK REGENERATION CIRCUIT, LIGHT RECEIVING CIRCUIT, PHOTOCOUPLER, AND FREQUENCY SYNTHESIZER Public/Granted day:2014-06-05
Information query