Invention Grant
- Patent Title: Use of dielectric slots for reducing via resistance in dual damascene process
- Patent Title (中): 在双镶嵌工艺中使用介质槽减少通孔电阻
-
Application No.: US14501338Application Date: 2014-09-30
-
Publication No.: US09087824B2Publication Date: 2015-07-21
- Inventor: Tae Seung Kim
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent Jacqueline J. Garner; Frank Cimino
- Main IPC: H01L23/48
- IPC: H01L23/48 ; H01L23/50 ; H01L23/485 ; H01L21/768

Abstract:
An integrated circuit may include dual damascene interconnects formed using a via-first dual damascene process or a trench-first dual damascene process. The via-first process may be a partial-via-first process or a full-via-first process. A trench mask for a wide interconnect line which is at least twice as wide as a dual damascene via in the wide interconnect line may have a dielectric slot adjacent to the dual damascene via. The dual damascene via is laterally separated from the dielectric slot by no more than half a width of the dual damascene via.
Public/Granted literature
- US20150170998A1 USE OF DIELECTRIC SLOTS FOR REDUCING VIA RESISTANCE IN DUAL DAMASCENE PROCESS Public/Granted day:2015-06-18
Information query
IPC分类: