Invention Grant
- Patent Title: Method and system for determining overlap process windows in semiconductors by inspection techniques
-
Application No.: US14573050Application Date: 2014-12-17
-
Publication No.: US09099353B2Publication Date: 2015-08-04
- Inventor: Lothar Bauch
- Applicant: GLOBALFOUNDRIES Inc.
- Applicant Address: KY Grand Cayman
- Assignee: GLOBALFOUNDRIES Inc.
- Current Assignee: GLOBALFOUNDRIES Inc.
- Current Assignee Address: KY Grand Cayman
- Agency: Amerson Law Firm, PLLC
- Main IPC: G01R31/26
- IPC: G01R31/26 ; H01L21/66

Abstract:
The formation of overlap areas in sophisticated semiconductor devices is a critical aspect which may not be efficiently evaluated on the basis of conventional measurement and design strategies. For this reason, the present disclosure provides measurement techniques and systems in which overlying device patterns are transformed into the same material layer, thereby forming a combined pattern which is accessible by well-established defect inspection techniques. Upon geometrically modulating some of these combined patterns, a systematic evaluation of overlap process windows may be accomplished.
Public/Granted literature
- US20150140695A1 METHOD AND SYSTEM FOR DETERMINING OVERLAP PROCESS WINDOWS IN SEMICONDUCTORS BY INSPECTION TECHNIQUES Public/Granted day:2015-05-21
Information query