Invention Grant
- Patent Title: Clock doubler including duty cycle correction
- Patent Title (中): 时钟倍频器,包括占空比校正
-
Application No.: US13954691Application Date: 2013-07-30
-
Publication No.: US09124250B2Publication Date: 2015-09-01
- Inventor: Jeffrey Mark Hinrichs
- Applicant: QUALCOMM Incorporated
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM Incorporated
- Current Assignee: QUALCOMM Incorporated
- Current Assignee Address: US CA San Diego
- Agency: Arent Fox LLP
- Main IPC: H03K5/00
- IPC: H03K5/00 ; H03K5/156 ; H02M3/07 ; H03K3/017 ; H03L7/089

Abstract:
Exemplary embodiments are related to a clock doubler. A device may include a duty cycle correction circuit configured to receive an input clock signal and convey a corrected clock signal. The duty cycle correction circuit may include a first circuit to convey an output voltage during a first cycle of the input clock signal and correct a current mismatch of the first circuit during a second cycle of the input clock signal. The duty cycle correction circuit may also include a second circuit to convey the output voltage during the second cycle and correct a current mismatch of the second circuit during the first cycle. Further, the device may include a clock generator for receiving the corrected clock signal and generating an output clock.
Public/Granted literature
- US20150035570A1 CLOCK DOUBLER INCLUDING DUTY CYCLE CORRECTION Public/Granted day:2015-02-05
Information query