Invention Grant
- Patent Title: Reducing power grid noise in a processor while minimizing performance loss
-
Application No.: US14057984Application Date: 2013-10-18
-
Publication No.: US09146772B2Publication Date: 2015-09-29
- Inventor: Lee E. Eisen , Michael S. Floyd , Thomas Strach , Huajun Wen , Tingdong Zhou
- Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Applicant Address: US NY Armonk
- Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee Address: US NY Armonk
- Agent Steven L. Bennett; Amy J. Pattillo
- Main IPC: G06F1/26
- IPC: G06F1/26 ; G06F1/32 ; G06F9/46 ; G06F11/30

Abstract:
In the management of a processor, logical operation activity is monitored for increases from a low level to a high level during a sampling window across multiple cores sharing a common supply rail, with at least one decoupling capacitor along the common supply rail. Responsive to detecting the increase in logical operation activity from the low level to the high level during the sampling window, the processor limits the logical operations executed on the cores during a lower activity period to a level of logical operations set between the low level and a medium level, where the medium level is an amount between the low level and the high level. Responsive to the lower activity period ending, the processor gradually decreases the limit on the logical operations to resume normal operations.
Public/Granted literature
- US20140157277A1 REDUCING POWER GRID NOISE IN A PROCESSOR WHILE MINIMIZING PERFORMANCE LOSS Public/Granted day:2014-06-05
Information query