Invention Grant
- Patent Title: SCRs with checker board layouts
- Patent Title (中): 具有棋盘布局的SCR
-
Application No.: US14044601Application Date: 2013-10-02
-
Publication No.: US09147676B2Publication Date: 2015-09-29
- Inventor: Yu-Ti Su , Wun-Jie Lin , Han-Jen Yang , Shui-Ming Cheng , Ming-Hsiang Song
- Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Slater & Matsil, L.L.P.
- Main IPC: H01L29/66
- IPC: H01L29/66 ; H01L27/02 ; H01L27/06

Abstract:
An Electro-Static Discharge (ESD) protection circuit includes a plurality of groups of p-type heavily doped semiconductor strips (p+ strips) and a plurality of groups of n-type heavily doped semiconductor strips (n+ strips) forming an array having a plurality of rows and columns. In each of the rows and the columns, the plurality of groups of p+ strips and the plurality of groups of n+ strips are allocated in an alternating layout. The ESD protection circuit further includes a plurality of gate stacks, each including a first edge aligned to an edge of a group in the plurality of groups of p+ strips, and a second edge aligned to an edge of a group in the plurality of groups of n+ strips.
Public/Granted literature
- US20150091054A1 SCRs with Checker Board Layouts Public/Granted day:2015-04-02
Information query
IPC分类: