Invention Grant
- Patent Title: Electrostatic discharge protection circuit having high allowable power-up slew rate
- Patent Title (中): 静电放电保护电路具有高允许上电转换速率
-
Application No.: US13436607Application Date: 2012-03-30
-
Publication No.: US09172241B2Publication Date: 2015-10-27
- Inventor: Jau-Wen Chen
- Applicant: Jau-Wen Chen
- Applicant Address: US CA Santa Clara
- Assignee: NVIDIA Corporation
- Current Assignee: NVIDIA Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Artegis Law Group, LLP
- Main IPC: H02H9/00
- IPC: H02H9/00 ; H02H9/04

Abstract:
A technique for providing electrostatic discharge (ESD) protection in complementary metal-oxide semiconductor (CMOS) technologies is disclosed. A power supply RC-based ESD protection circuit having an RC value in the nanosecond range increases the allowable power-up slew rate so that fast power-up events (e.g., hot-plug and power switching operations) are not erroneously interpreted as ESD events. Because the RC value is small, the layout area needed for the RC-based ESD protection circuit is also reduced.
Public/Granted literature
- US20130258533A1 ELECTROSTATIC DISCHARGE PROTECTION CIRCUIT HAVING HIGH ALLOWABLE POWER-UP SLEW RATE Public/Granted day:2013-10-03
Information query