Invention Grant
US09172241B2 Electrostatic discharge protection circuit having high allowable power-up slew rate 有权
静电放电保护电路具有高允许上电转换速率

Electrostatic discharge protection circuit having high allowable power-up slew rate
Abstract:
A technique for providing electrostatic discharge (ESD) protection in complementary metal-oxide semiconductor (CMOS) technologies is disclosed. A power supply RC-based ESD protection circuit having an RC value in the nanosecond range increases the allowable power-up slew rate so that fast power-up events (e.g., hot-plug and power switching operations) are not erroneously interpreted as ESD events. Because the RC value is small, the layout area needed for the RC-based ESD protection circuit is also reduced.
Information query
Patent Agency Ranking
0/0