Invention Grant
- Patent Title: Lithography using high selectivity spacers for pitch reduction
- Patent Title (中): 使用高选择性间隔物的平版印刷法降低间距
-
Application No.: US14096864Application Date: 2013-12-04
-
Publication No.: US09177797B2Publication Date: 2015-11-03
- Inventor: Yu-Sheng Chang , Chung-Ju Lee , Cheng-Hsiung Tsai , Yung-Hsu Wu , Hsiang-Huan Lee , Hai-Ching Chen , Ming-Feng Shieh , Tien-I Bao , Ru-Gun Liu , Tsai-Sheng Gau , Shau-Lin Shue
- Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Slater & Matsil, L.L.P.
- Main IPC: H01L21/311
- IPC: H01L21/311 ; H01L21/033

Abstract:
A method embodiment for patterning a semiconductor device includes patterning a dummy layer over a hard mask to form one or more dummy lines. A sidewall aligned spacer is conformably formed over the one or more dummy lines and the hard mask. A first reverse material layer is formed over the sidewall aligned spacer. A first photoresist is formed and patterned over the first reverse material layer. The first reverse material layer using the first photoresist as a mask, wherein the sidewall aligned spacer is not etched. The one or more dummy lines are removed, and the hard mask is patterned using the sidewall aligned spacer and the first reverse material layer as a mask. A material used for forming the sidewall aligned spacer has a higher selectivity than a material used for forming the first reverse material layer.
Public/Granted literature
- US20150155171A1 Lithography Using High Selectivity Spacers for Pitch Reduction Public/Granted day:2015-06-04
Information query
IPC分类: