Invention Grant
- Patent Title: Reception circuit and semiconductor integrated circuit
- Patent Title (中): 接收电路和半导体集成电路
-
Application No.: US14136656Application Date: 2013-12-20
-
Publication No.: US09191187B2Publication Date: 2015-11-17
- Inventor: Takayuki Shibasaki , Hirotaka Tamura
- Applicant: FUJITSU LIMITED
- Applicant Address: JP Kawasaki
- Assignee: FUJITSU LIMITED
- Current Assignee: FUJITSU LIMITED
- Current Assignee Address: JP Kawasaki
- Agency: Fujitsu Patent Center
- Priority: JP2013-061286 20130325
- Main IPC: H04L7/02
- IPC: H04L7/02 ; H04L7/00 ; H03L7/00 ; H04L7/033

Abstract:
A burst mode CDR detects an edge from a data signal superimposed with a clock, and generates a recovered clock by means of a voltage controlled oscillator whose oscillation operation is reset based on a timing when the edge is detected. A phase adjustment unit adjusts the phase of a data signal so as to coincide with the phase of a recovered clock. A PLL-based CDR adjusts the oscillation frequency of the recovered clock by means of the voltage controlled oscillator, based on a phase difference between a data signal whose phase has been adjusted by the phase adjustment unit and a feedback clock from the voltage controlled oscillator. A determination unit determines the value of the data signal at a timing when the signal level of the recovered clock transitions.
Public/Granted literature
- US20140286469A1 RECEPTION CIRCUIT AND SEMICONDUCTOR INTEGRATED CIRCUIT Public/Granted day:2014-09-25
Information query